Stretchable and Foldable Silicon Integrated Circuits

See allHide authors and affiliations

Science  25 Apr 2008:
Vol. 320, Issue 5875, pp. 507-511
DOI: 10.1126/science.1154367


We have developed a simple approach to high-performance, stretchable, and foldable integrated circuits. The systems integrate inorganic electronic materials, including aligned arrays of nanoribbons of single crystalline silicon, with ultrathin plastic and elastomeric substrates. The designs combine multilayer neutral mechanical plane layouts and “wavy” structural configurations in silicon complementary logic gates, ring oscillators, and differential amplifiers. We performed three-dimensional analytical and computational modeling of the mechanics and the electronic behaviors of these integrated circuits. Collectively, the results represent routes to devices, such as personal health monitors and other biomedical devices, that require extreme mechanical deformations during installation/use and electronic properties approaching those of conventional systems built on brittle semiconductor wafers.

Realization of electronics with performance equal to established technologies that use rigid semiconductor wafers, but in lightweight, foldable, and stretchable formats would enable many new applications. Examples include wearable systems for personal health monitoring and therapeutics, “smart” surgical gloves with integrated electronics, and electronic eye–type imagers that incorporate focal plane arrays on hemispherical substrates (13). Circuits that use organic (4, 5) or certain classes of inorganic (613) electronic materials on plastic or steel foil substrates can provide some degree of mechanical flexibility, but they cannot be folded or stretched. Also, with few exceptions (1113) such systems offer only modest electrical performance. Stretchable metal interconnects with rigid (14) or stretchable (1517) inorganic device components represent alternative strategies that can also, in certain cases, provide high performance. In their existing forms, however, none of these approaches allows scaling to circuit systems with practically useful levels of functionality.

We present routes to high-performance, single-crystalline silicon complementary metal-oxide semiconductor (Si-CMOS) integrated circuits (ICs) that are reversibly foldable and stretchable. These systems combine high-quality electronic materials, such as aligned arrays of silicon nanoribbons, with ultrathin and elastomeric substrates, in multilayer neutral mechanical plane designs and with “wavy” structural layouts. High-performance n- and p-channel metal-oxide semiconductor field-effect transistors (MOSFETs), CMOS logic gates, ring oscillators, and differential amplifiers, all with electrical properties as good as analogous systems built on conventional silicon-on-insulator (SOI) wafers, demonstrate the concepts. Analytical and finite element method (FEM) simulation of the mechanics, together with circuit simulations, reveal the key physics. We implement single-crystalline silicon because it provides excellent electronic properties, including high electron and hole mobilities. Commodity bulk silicon wafers (18), for cost-sensitive applications, or SOI wafers provide the source of the ultrathin pieces of Si that are required. Vacuum-evaporated materials such as nanocrystalline Si (19), which also enable high performance, might offer further advantages in cost. The same approaches to stretchable and foldable integrated circuits reported here can be used with these and other related classes of materials. The strategies reported here are important not only for the Si-CMOS circuits that they enable but also for their straightforward scalability to much more highly integrated systems with other diverse classes of electronic materials whose intrinsic brittle, fragile mechanical properties would otherwise preclude their use in such applications.

Figure 1A schematically summarizes the key steps for forming ultrathin, foldable, and stretchable circuits and presents optical images of representative systems at different stages of the process. The procedure begins with spin-casting a sacrificial layer of poly(methylmethacrylate) (PMMA) (∼100 nm) followed by a thin, substrate layer of polyimide (PI) (∼1.2 μm) on a Si wafer that serves as a temporary carrier (see supporting online material). A transfer printing process with a poly(dimethylsiloxane) (PDMS) stamp (20, 21) delivers to the surface of the PI organized arrays of n- and p-doped Si nanoribbons (Fig. 1B, inset) with integrated contacts, separately formed from n-type source wafers. Automated stages specially designed for this printing enable multilayer registration with ∼2 μm accuracy (12). Depositing and patterning SiO2 (∼50 nm) for gate dielectrics and interconnect crossovers, and Cr/Au (5/145 nm) for source, drain, and gate electrodes and interconnects yield fully integrated Si-CMOS circuits with performance comparable to similar systems formed on SOI wafers (fig. S1). Figure 1C shows an image of an array of Si-CMOS inverters and isolated n- and p-channel MOSFETs (n-MOSFETs and p-MOSFETs, respectively) formed in this manner, still on the carrier substrate. In the next step, reactive ion etching forms a square array of small holes (∼50 μm diameters, separated by 800 μm) that extend through the nonfunctional regions of the circuits and the thin PI layer into the underlying PMMA. Immersion in acetone dissolves the PMMA by flow of solvent through the etch holes to release ultrathin, flexible circuits in a manner that does not degrade the properties of the devices. These systems can be implemented as flexible, free-standing sheets, or they can be integrated in wavy layouts on elastomeric substrates to provide fully reversible stretchability/compressibility (Fig. 1A). The schematic cross-sectional view at the bottom right illustrates the various layers of this Si-CMOS/PI system (total thickness ∼1.7 μm). The ultrathin circuits exhibit extreme levels of bendability, as illustrated in Fig. 1C, without compromising the electronic properties (fig. S2). There are two primary reasons for this behavior. The first derives from elementary bending mechanics in thin films, where the surface strains are determined by the film thickness, t, divided by twice the radius of curvature associated with the bending, r (22). Films with t = 1.7 μm can be bent to r as small as ∼85 μm before the surface strains reach a typical fracture strain (∼1% in tension) for the classes of high-performance inorganic electronic materials used here. A second and more subtle feature emerges from full analysis of the bending mechanics in the material stacks of the circuits. The results indicate that the neutral mechanical plane, which defines the position through the thickness of the structure where strains are zero for arbitrarily small r, lies in the electronic device layers (fig. S3). In other words, the high moduli of the electronic materials move the neutral mechanical plane from the geometric midplane, which lies in the PI, to the device layers. The illustration at the bottom right of Fig. 1 indicates with dashed red lines the approximate locations of this neutral mechanical plane in different regions of the system. This situation is highly favorable because the fracture strains of the materials used in the circuits are substantially lower than those for fracture or plastic deformation in the PI (∼7%). Two disadvantages of such circuits are their lack of stretchability and, for certain applications, their low flexural rigidity. These limitations can be circumvented by implementing extensions of concepts that achieve stretchable, wavy configurations of sheets and ribbons of silicon and gallium arsenide (15, 16), in a procedure illustrated in the bottom frame of Fig. 1A. The fabrication begins with removal of the ultrathin circuits from the carrier substrate using a PDMS stamp, evaporating a thin layer of Cr/SiO2 (3/30 nm) onto the exposed PI surface (i.e., the surface that was in contact with the PMMA), and then generating –OH groups on the surfaces of the SiO2 and a biaxially prestrained PDMS substrate (ϵpre = ϵxx = ϵyy, where the x and y coordinates lie in the plane of the circuit) by exposure to ozone induced with an ultraviolet lamp. Transfer printing the circuit onto the PDMS substrate, followed by mild heating, creates covalent linkages to form strong mechanical bonding between the Si CMOS/PI/Cr/SiO2 and the PDMS. Relaxing the prestrain induces compressive forces on the circuits that lead to the formation of complex wavy patterns of relief by nonlinear buckling processes. The location of the neutral mechanical plane in the device layers, as noted previously, facilitates the nondestructive bending that is required to form these wavy patterns. Circuits in this geometry offer fully reversible stretchability/compressibility without substantial strains in the circuit materials themselves. Instead, the amplitudes and periods of the wave patterns change to accommodate applied strains (ϵappl, in any direction in the plane of the circuit), with physics similar to an accordion bellows (23). Figure 1D presents an optical image of a wavy Si-CMOS circuit on PDMS, formed with a biaxial prestrain of ∼5.7%. The thickness of the PDMS can be selected to achieve any desired level of flexural rigidity, without compromising stretchability.

Fig. 1.

(A) Overview of the fabrication process for ultrathin CMOS circuits that exploit silicon nanoribbons and enable extreme levels of bendability (third frame from the top) or fully reversible stretchability/compressibility (bottom frame on the left) and schematic cross-sectional view with neutral mechanical plane indicated with a red dashed line (bottom frame on the right). (B to D) Optical images of circuits on the carrier wafer and magnified views of a single CMOS inverter (inset) (B), on a thin rod after removal from this carrier (C), and in a wavy configuration on PDMS (D).

The left, middle, and right frames of Fig. 2A show optical micrographs of wavy Si-CMOS inverters formed with ϵpre = 2.7%, 3.9%, and 5.7%, respectively. The wave structures have complex layouts associated with nonlinear buckling physics in a mechanically heterogeneous system. Three features are notable. First, the waves form most readily in the regions of smallest flexural rigidity: the interconnect lines between the p-MOSFET and n-MOSFET sides of the inverter and the electronically inactive parts of the circuit sheet. Second, as ϵpre increases, the wave structures begin to extend from these locations to all parts of the circuit, including the comparatively rigid device regions. Third, the etch holes, representative ones of which appear near the centers of these images, have a strong influence on the waves. In particular, waves tend to nucleate at these locations; they adopt wave vectors oriented tangential to the perimeters of the holes as a result of the traction-free edges at these locations. Cracks form, most commonly in the metal electrodes near the etch holes, when local strains rise to levels ∼1 to 2% greater than the local prestrain. The maximum prestrain is ∼10% (fig. S4); higher values lead to cracking upon release. The first two behaviors can be quantitatively captured using analytical treatments and FEM simulation, the third by FEM. Analysis indicates, for example, that the p-MOSFET and n-MOSFET regions (SiO2/metal/SiO2/Si/PI, ∼0.05 μm/0.15 μm/0.05 μm/0.25 μm/1.2 μm) adopt periods between 160 and 180 μmand that the metal interconnects (SiO2/metal/SiO2/PI, ∼0.05 μm/0.15 μm/0.05 μm/1.2 μm) adopt periods between 90 and 110 μm, all quantitatively consistent with experiment. Figure 2B shows the results of full, three-dimensional (3D) FEM modeling, together with a scanning electron micrograph of a sample. The correspondence is remarkably good, consistent with the deterministic, linear elastic response of these systems. (Slight differences are due to the sensitivity of the buckling patterns to the precise location and detailed shapes of the etch holes and some uncertainties in the mechanical properties of the various layers.) Both the analytics and the FEM indicate that for ϵpre up to 10% and 0% < ϵappl – ϵpre < 10%, the material strains in the device layers remain below 0.4% and 1%, depending on the region of the circuit and the metal, respectively (fig. S4).

Fig. 2.

(A) Wavy Si-CMOS inverters on PDMS, formed with various levels of prestrain. (left, ϵpre = 2.7%; center, ϵpre = 3.9%; right, ϵpre = 5.7%.) (B) Structural configuration determined by full 3D FEM of a system formed with ϵpre = 3.9% (left) and perspective scanning electron micrograph of a sample fabricated with a similar condition (right). (C) Optical images of wavy Si-CMOS inverters under tensile strains (31) along the x and y directions. (D) Measured (red and black) and simulated (blue) transfer characteristics of wavy inverters (left), and n- and p-channel MOSFETs (solid and dashed lines, respectively, in the left inset). Measured (solid circles) and simulated (open squares) inverter threshold voltages for different applied strains along x and y (right).

Figure 2, C and D, shows images and electrical measurements of inverters under different tensile, uniaxial applied strains, for a wavy circuit fabricated with ϵpre = 3.9%. As might be expected, the amplitudes and periods of waves that lie along the direction of applied force decrease and increase, respectively, to accommodate the resulting strains (fig. S5). The Poisson effect causes compression in the orthogonal direction, which leads to increases and decreases in the amplitudes and periods of waves with this orientation, respectively. Electrical measurements indicate that the Si-CMOS inverters work well throughout this range of applied strains. The left frame of Fig. 2D shows measured and simulated transfer curves, with an inset graph that presents the electrical properties of individual n-MOSFET and p-MOSFET devices with channel widths (W) of 300 μm and 100 μm, respectively, to match current outputs, and channel lengths (Lc) of 13 μm. These data indicate effective mobilities of 290 cm2/Vs and 140 cm2/Vs for the n- and p-channel devices, respectively; the on/off ratios in both cases are >105. The gains exhibited by the inverters are as high as 100 at supply voltages (VDD) of 5V, consistent with circuit simulations that use the individual transistor responses. The right frame of Fig. 2D summarizes the voltage at maximum gain (VM) for different ϵappl along x and y. Tensile strains parallel to the transistor channels (i.e., along y) tend to reduce the compressive strains associated with the wavy structures in these locations (fig. S3). The complex, spatially varying strain distributions and the practical difficulties associated with probing the devices make simple explanations for the associated changes in electrical properties elusive. They also frustrate conclusive statements on the slightly different observed strain sensitivities of the p-channel and n-channel devices (fig. S5). Generally, we speculate that the overall tensile and compressive strains in these systems increase and decrease the electron mobility, respectively, with opposite effects on hole mobility (2426), consistent with analysis of measured transistor data using standard long-channel MOS device models (27). Tensile strains in the x direction (i.e., perpendicular to the channels) cause opposite mechanical strains, due to the Poisson effect, and therefore also opposite changes in the electrical properties. At the level of the inverters, the changes in the transistors cause decreases and increases in VM with parallel and perpendicular strains, respectively. Individual measurements of the transistors at these various strain states enable simulations of changes in the inverters (fig. S5); the results, also included in the right frame of Fig. 2D, are consistent with experiment. The devices also show good behavior under mechanical/thermal cycling (up to 30 cycles) (fig. S6).

More complex stretchable circuits can be fabricated using these inverters as building blocks. Figure 3A shows optical images, electrical measurements, and stretching tests on Si-CMOS ring oscillators that use three inverters identical to those in Fig. 2. The mechanical responses are qualitatively consistent with considerations described in the discussion of the inverters. The electrical measurements indicate stable oscillation frequencies of ∼3.0 MHz at supply voltages of 10 V, even under severe buckling deformations and strains of 5% and larger. The measured frequencies were 2.9 MHz, 3.0 MHz, 3.1 MHz, and 2.9 Mhz for 0%, 2.5%, 5%, and 0% applied strain, respectively. Formulating detailed explanations for these relatively small shifts is difficult, for reasons similar to those outlined in the discussion of the inverters. The expected strain-induced anisotropy in transport (28) must also be considered. More general classes of circuits are also possible. Figure 3B shows a differential amplifier (29) for a structural health monitor that integrates four components: a current source (three transistors with Lc = 30 μm and W = 80 μm), a current mirror (two transistors with Lc = 40 μm, W = 120 μm; and Lc = 20 μm, W = 120 μm), a differential pair (two transistors with Lc = 30 μm and W = 180 μm), and a load (two transistors with Lc = 40 μm and W = 80 μm). The right frame shows an optical image of the corresponding wavy circuit (fig. S7). This amplifier is designed to provide a voltage gain of ∼1.4 for a 500-mV peak-to-peak input signal. Measurements at various tensile strains along the red arrow show gains that vary by less than ∼20%: 1.01 without applied strain (0%s, black), 1.14 at 2.5% strain (red), 1.19 at 5% strain (blue), and 1.08 after release (0%e, green).

Fig. 3.

(A) Optical image of an array of stretchable, wavy three-stage CMOS ring oscillators (top left) and magnified views of a typical oscillator at different applied strains (31) oriented along the direction of the red arrow (right frames). Measured time and frequency domain responses of an oscillator at different applied strains. (B) Circuit diagram of a differential amplifier (top left); output characteristics for various strain values (bottom left); optical images of a wavy differential amplifier in its as-fabricated state (top right) and under applied strain in a direction along the red arrow (bottom right).

Although the ultrathin and wavy circuit designs described above provide unusually good mechanical properties, two additional optimizations can enable further improvements. Dominant failure modes observed at high applied strains (ϵappl – ϵpre > ∼10%) or degrees of bending (r < ∼0.05 mm) are caused by delamination of the device layers and/or fracture of the metal interconnects. A simple design modification that addresses these failures involves the deposition of an encapsulating layer on top of the completed circuits. Figure 4 illustrates a representative layout that includes a thin (∼1.2 μm) layer of PI on top of an ultrathin Si-CMOS/PI circuit. The resulting systems are extremely bendable, which we refer to as foldable, as demonstrated in the PI/Si-CMOS/PI circuit tightly wrapped over the edge of a microscope cover slip (thickness ∼100 μm) in Fig. 4A. Even in this configuration, the inverters are operational and exhibit good electrical properties (fig. S8). Such foldability is enabled by the good adhesion of the PI layer and its encapsulation of the underlying layers preventing their delamination. Also, the PI layer shifts the metal interconnects at the neutral mechanical plane without moving this plane out of the silicon layers in other regions of the circuits (fig. S8). Such designs can also be incorporated in wavy configurations to enable stretchability/compressibility. The stretchable system presents, however, another challenge. As mentioned previously, the bendability of the Si-CMOS/PI/PDMS is influenced strongly by the thickness of the PDMS. Systems that are both stretchable and highly bendable require the use of thin PDMS. Relaxing the prestrain when using a thin PDMS substrate, however, results in an unwanted, overall bowing of the system rather than the formation of wavy circuit structures. This response occurs because of the very low bending stiffness of thin PDMS, which in turn results from the combined effects of its small thickness and extremely low modulus compared with the PI/Si-CMOS/PI. Neutral mechanical plane concepts that involve the addition of a compensating layer of PDMS on top of the PI/Si-CMOS/PI/PDMS system can avoid this problem. Figure 4B illustrates this type of fully optimized, dual neutral mechanical plane layout (i.e., PDMS/PI/Si-CMOS/PI/PDMS) and its ability to be stretched and bent. The optical micrographs at the bottom left and right of Fig. 4B illustrate the various configurations observed under extreme twisting and stretching of this system.

Fig. 4.

(A) Image of a foldable ultrathin Si-CMOS circuit that uses an encapsulating layer of PI, wrapped around the edge of a microscope cover slip. The inset shows a coarse cross-sectional schematic view. (B) Images of twisted (top) and bent (bottom inset) wavy Si-CMOS circuit that uses a dual neutral plane design. The inset at the top shows a coarse cross-sectional view. Optical micrographs of inverters at the center (bottom left) and edge (bottom right) of the sample in the twisted configuration shown in the top frame.

The strategies presented here demonstrate the degree to which extreme mechanical properties (i.e., stretchability and foldability) can be achieved in fully formed, high-performance integrated circuits by the use of optimized structural configurations and multilayer layouts, even with intrinsically brittle but high-performance inorganic electronic materials. In this approach, the desired mechanical properties are enabled by materials (e.g., PDMS, thin PI, and their multilayer assemblies) that do not need to provide any active electronic functionality. Such designs offer the possibility of direct integration of electronics with biological systems, medical prosthetics and monitoring devices, complex machine parts, or with mechanically rugged, lightweight packages for other devices. Further development of the mechanical concepts to provide, for example, expanded ranges of stretchability (30), to extend such electronic systems to other material types, and to exploit them in new classes of devices all appear to represent promising directions for future research.

Supporting Online Material

Materials and Methods

Figs. S1 to S8

References and Notes

View Abstract

Stay Connected to Science

Navigate This Article